# ACPL-331J 1.5 Amp Output Current IGBT Gate Driver Optocoupler with Integrated (V<sub>CE</sub>) Desaturation Detection, UVLO, Fault Status Feedback and Active Miller Clamping # **Data Sheet** ## **Description** The ACPL-331J is an advanced 1.5 A output current, easy-to-use, intelligent gate driver which makes IGBT VCE fault protection compact, affordable, and easy-to implement. Features such as integrated $V_{CE}$ detection, under voltage lockout (UVLO), "soft" IGBT turn-off, isolated open collector fault feedback and active Miller clamping provide maximum design flexibility and circuit protection. The ACPL-331J contains a AlGaAs LED. The LED is optically coupled to an integrated circuit with a power output stage. ACPL-331J is ideally suited for driving power IGBTs and MOSFETs used in motor control inverter applications. The voltage and current supplied by these optocouplers make them ideally suited for directly driving IGBTs with ratings up to 1200 V and 100 A. For IGBTs with higher ratings, the ACPL-331J can be used to drive a discrete power stage which drives the IGBT gate. The ACPL-331J has an insulation voltage of $V_{IORM} = 1230$ $V_{PEAK}$ . # **Block Diagram** #### **Features** - Under Voltage Lock-Out Protection (UVLO) with Hysteresis - Desaturation Detection - Miller Clamping - Open Collector Isolated fault feedback - "Soft" IGBT Turn-off - Fault Reset by next LED turn-on (low to high) after fault mute period - Available in SO-16 package - Safety approvals: UL approved, 5000 V<sub>RMS</sub> for 1 minute, CSA approved, IEC/EN/DIN-EN 60747-5-5 approved V<sub>IORM</sub> = 1230 V<sub>PEAK</sub> # **Specifications** - 1.5 A maximum peak output current - 1.0 A minimum peak output current - 250 ns maximum propagation delay over temperature range - 100 ns maximum pulse width distortion (PWD) - 50 kV/ $\mu$ s minimum common mode rejection (CMR) at $V_{CM} = 1500 \text{ V}$ - I<sub>CC(max)</sub> < 5 mA maximum supply current - Wide V<sub>CC</sub> operating range: 15 V to 30 V over temperature range - 1.0 A Miller Clamp. Clamp pin short to VEE if not used - Wide operating temperature range: –40°C to 105°C #### **Applications** - Isolated IGBT/Power MOSFET gate drive - AC and brushless DC motor drives - Industrial inverters and Uninterruptible Power Supply (UPS) CAUTION: It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD. # **Pin Description** | Pin | Symbol | Description | |-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>S</sub> | Input Ground | | 2 | $V_{CC1}$ | Positive input supply voltage. (3.3 V to 5.5 V) | | 3 | FAULT | Fault output. $\overline{\text{FAULT}}$ changes from a high impedance state to a logic low output within 5 $\mu$ s of the voltage on the DESAT pin exceeding an internal reference voltage of 6.5 V. $\overline{\text{FAULT}}$ output is an open collector which allows the $\overline{\text{FAULT}}$ outputs from all ACPL-331J in a circuit to be connected together in a "wired OR" forming a single fault bus for interfacing directly to the micro-controller. | | 4 | V <sub>S</sub> | Input Ground | | 5 | CATHODE | Cathode | | 6 | ANODE | Anode | | 7 | ANODE | Anode | | 8 | CATHODE | Cathode | | 9 | $V_{EE}$ | Output supply voltage. | | 10 | $V_{CLAMP}$ | Miller clamp | | 11 | V <sub>OUT</sub> | Gate drive voltage output | | 12 | V <sub>EE</sub> | Output supply voltage. | | 13 | V <sub>CC2</sub> | Positive output supply voltage | | 14 | DESAT | Desaturation voltage input. When the voltage on DESAT exceeds an internal reference voltage of 6.5 V while the IGBT is on, $\overline{\text{FAULT}}$ output is changed from a high impedance state to a logic low state within 5 $\mu$ s. | | 15 | V <sub>LED</sub> | LED anode. This pin must be left unconnected for guaranteed data sheet performance. (For optical coupling testing only) | | 16 | V <sub>E</sub> | Common (IGBT emitter) output supply voltage. | # **Ordering Information** ACPL-331J is UL Recognized with 5000 Vrms for 1 minute per UL1577. | | Option | | Surface | | IEC/EN/DIN EN | | |-------------|-----------------------|---------|---------|------------|---------------|--------------| | Part number | <b>RoHS Compliant</b> | Package | Mount | Tape& Reel | 60747-5-5 | Quantity | | ACPL-331J | -000E | SO-16 | Х | | Х | 45 per tube | | | -500E | | X | Х | Х | 850 per reel | To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry. #### Example 1: ACPL-331J-500E to order product of SO-16 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant. ### Example 2: ACPL-331J-000E to order product of SO-16 Surface Mount package in tube packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval and RoHS compliant. Option datasheets are available. Contact your Avago sales representative or authorized distributor for information. Remarks: The notation '#XXX' is used for existing products, while (new) products launched since 15th July 2001 and RoHS compliant option will use '-XXXE'. # **Package Outline Drawings** # ACPL-331J 16-Lead Surface Mount Package Dimensions in inches (millimeters) Notes: Initial and continued variation in the color of the ACPL-331J's white mold compound is normal and does note affect device performance or reliability. Floating Lead Protrusion is 0.25 mm (10 mils) max. # **Recommended Pb-Free IR Profile** Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-Halide Flux should be used. # **Regulatory Information** The ACPL-331J is approved by the following organizations: #### **IEC/EN/DIN EN 60747-5-5** Approval under: DIN EN 60747-5-5 (VDE 0884-5):2011-11 EN 60747-5-5:2011 #### UL Approval under UL 1577, component recognition program up to VISO = 5000 VRMS. File E55361. #### CSA Approval under CSA Component Acceptance Notice #5, File CA 88324. Table 1. IEC/EN/DIN EN 60747-5-5 Insulation Characteristics\* | Description | Symbol | Characteristic | Unit | |------------------------------------------------------------------------------------------------------------------|------------------------|------------------|-------------------| | Installation classification per DIN VDE 0110/39, Table 1 | | | | | for rated mains voltage ≤ 150 V <sub>rms</sub> | | I – IV | | | for rated mains voltage $\leq$ 300 $V_{rms}$ | | I – IV | | | for rated mains voltage ≤ 600 V <sub>rms</sub> | | I – IV | | | for rated mains voltage ≤ 1000V <sub>rms</sub> | | I – III | | | Climatic Classification | | 40/100/21 | | | Pollution Degree (DIN VDE 0110/39) | | 2 | | | Maximum Working Insulation Voltage | $V_{IORM}$ | 1230 | $V_{\text{peak}}$ | | Input to Output Test Voltage, Method b**, | $V_{PR}$ | 2306 | $V_{peak}$ | | $V_{IORM}x$ 1.875=V_{PR}, 100% Production Test with $t_m\!=\!1$ sec, Partial discharge $<$ 5 pC | | | · | | Input to Output Test Voltage, Method a**, | V <sub>PR</sub> | 1968 | V <sub>peak</sub> | | V <sub>IORM</sub> x 1.6=V <sub>PR</sub> , Type and Sample Test, t <sub>m</sub> =10 sec, Partial discharge < 5 pC | | | | | Highest Allowable Overvoltage (Transient Overvoltage t <sub>ini</sub> = 60 sec) | V <sub>IOTM</sub> | 8000 | V <sub>peak</sub> | | Safety-limiting values – maximum values allowed in the event of a failure | | | | | Case Temperature | T <sub>S</sub> | 175 | °C | | Input Current | Is, input | 400 | mA | | Output Power | P <sub>S, OUTPUT</sub> | 1200 | mW | | Insulation Resistance at $T_S$ , $V_{IO} = 500 \text{ V}$ | R <sub>S</sub> | >10 <sup>9</sup> | Ω | <sup>\*</sup> Isolation characteristics are guaranteed only within the safety maximum ratings which must be ensured by protective circuits in application. Surface mount classification is class A in accordance with CECCOO802. Dependence of Safety Limiting Values on Temperature. (take from DS AV01-0579EN Pg.7) <sup>\*\*</sup> Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulations section IEC/EN/DIN EN 60747-5-5, for a detailed description of Method a and Method b partial discharge test profiles. Table 2. Insulation and Safety Related Specifications | Parameter | Symbol | ACPL-331J | Units | Conditions | |---------------------------------------------------------|--------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------| | Minimum External Air<br>Gap (Clearance) | L(101) | 8.3 | mm | Measured from input terminals to output terminals, shortest distance through air. | | Minimum External<br>Tracking (Creepage) | L(102) | 8.3 | mm | Measured from input terminals to output terminals, shortest distance path along body. | | Minimum Internal<br>Plastic Gap (Internal<br>Clearance) | | 0.5 | mm | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. | | Tracking Resistance<br>(Comparative Tracking<br>Index) | СТІ | >175 | V | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | Illa | | Material Group (DIN VDE 0110, 1/89, Table 1) | **Table 3. Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | Note | |-------------------------------------------------------------|---------------------------------------|----------------|------------------------------------------|-------|------| | Storage Temperature | T <sub>S</sub> | -55 | 125 | °C | | | Operating Temperature | T <sub>A</sub> | -40 | 105 | °C | 2 | | Output IC Junction Temperature | Тյ | | 125 | °C | 2 | | Average Input Current | I <sub>F(AVG)</sub> | | 25 | mA | 1 | | Peak Transient Input Current<br>(<1 μs pulse width, 300pps) | I <sub>F(TRAN)</sub> | | 1.0 | A | | | Reverse Input Voltage | $V_R$ | | 5 | V | | | "High" Peak Output Current | I <sub>OH(PEAK)</sub> | | 1.5 | Α | 3 | | "Low" Peak Output Current | I <sub>OL(PEAK)</sub> | | 1.5 | А | 3 | | Positive Input Supply Voltage | V <sub>CC1</sub> | -0.5 | 7.0 | V | | | FAULT Output Current | I <sub>FAULT</sub> | 8.0 | | mA | | | FAULT Pin Voltage | V <sub>FAULT</sub> | -0.5 | V <sub>CC1</sub> | V | | | Total Output Supply Voltage | (V <sub>CC2</sub> - V <sub>EE</sub> ) | -0.5 | 35 | V | | | Negative Output Supply Voltage | (V <sub>E</sub> - V <sub>EE</sub> ) | -0.5 | 15 | V | 6 | | Positive Output Supply Voltage | (V <sub>CC2</sub> - V <sub>E</sub> ) | -0.5 | 35 - (V <sub>E</sub> - V <sub>EE</sub> ) | V | | | Gate Drive Output Voltage | V <sub>O(PEAK)</sub> | -0.5 | V <sub>CC2</sub> | V | | | Peak Clamping Sinking Current | I <sub>Clamp</sub> | | 1.0 | А | | | Miller Clamping Pin Voltage | $V_{Clamp}$ | -0.5 | V <sub>CC2</sub> | V | | | DESAT Voltage | $V_{DESAT}$ | V <sub>E</sub> | V <sub>E</sub> + 10 | V | | | Output IC Power Dissipation | Po | | 600 | mW | 2 | | Input IC Power Dissipation | P <sub>I</sub> | | 150 | mW | 2 | | Solder Reflow Temperature Profile | See Package O | utline Drawin | gs section | | | **Table 4. Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | Note | |--------------------------------|---------------------------------------|-------|------------------------------------------|-------|------| | Operating Temperature | T <sub>A</sub> | - 40 | 105 | °C | 2 | | Total Output Supply Voltage | (V <sub>CC2</sub> - V <sub>EE</sub> ) | 15 | 30 | V | 7 | | Negative Output Supply Voltage | (V <sub>E</sub> - V <sub>EE</sub> ) | 0 | 15 | V | 4 | | Positive Output Supply Voltage | (V <sub>CC2</sub> - V <sub>E</sub> ) | 15 | 30 - (V <sub>E</sub> - V <sub>EE</sub> ) | V | | | Input Current (ON) | I <sub>F(ON)</sub> | 8 | 12 | mA | | | Input Voltage (OFF) | V <sub>F(OFF)</sub> | - 3.6 | 0.8 | V | | Table 5. Electrical Specifications (DC) Unless otherwise noted, all typical values at $T_A=25^{\circ}\text{C}$ , $V_{CC2}$ - $V_{EE}=30$ V, $V_E$ - $V_{EE}=0$ V; all Minimum/Maximum specifications are at Recommended Operating Conditions. | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Note | |----------------------------------------------------|-----------------------------------------------|----------------------|----------------------|-------|-------|-----------------------------------------------------------------|-------------|----------------| | FAULT Logic Low | VFAULTL | | 0.1 | 0.4 | V | $I_{\overline{AULT}} = 1.1 \text{ mA}, V_{CC1} = 5.5 \text{V}$ | | | | Output Voltage | | | 0.1 | 0.4 | V | $I_{\overline{FAULT}} = 1.1 \text{ mA}, V_{CC1} = 3.3 \text{V}$ | | | | FAULT Logic High | IFAULTH | | 0.02 | 0.5 | μΑ | $V_{FAULT} = 5.5 \text{ V}, V_{CC1} = 5.5 \text{ V}$ | | | | Output Current | | | 0.002 | 0.3 | μΑ | $V_{FAULT} = 3.3 \text{ V}, V_{CC1} = 3.3 \text{ V}$ | | | | High Level | I <sub>OH</sub> | -0.3 | -0.75 | | Α | $V_O = V_{CC2} - 4$ | 4, 18 | 5 | | Output Current | | -1.0 | | | Α | $V_O = V_{CC2} - 15$ | | 3 | | Low Level | $I_{OL}$ | 0.3 | 0.75 | | Α | $V_O = V_{EE} + 2.5$ | 5, 19 | 5 | | Output Current | | 1.0 | | | Α | $V_O = V_{EE} + 15$ | _ | 3 | | Low Level Output Current<br>During Fault Condition | I <sub>OLF</sub> | 90 | 140 | 230 | mA | $V_{OUT} - V_{EE} = 14 V$ | | 6 | | High Level<br>Output Voltage | V <sub>OH</sub> | V <sub>CC</sub> -2.9 | V <sub>CC</sub> -2.0 | | V | $I_{O} = -650 \mu\text{A}$ | 2, 4,<br>20 | 7, 8, 9,<br>23 | | Low Level<br>Output Voltage | V <sub>OL</sub> | | 0.17 | 0.5 | V | I <sub>O</sub> = 100 mA | 3, 5,<br>21 | | | Clamp Pin Threshold<br>Voltage | V <sub>tClamp</sub> | | 2.0 | | V | | | | | Clamp Low Level<br>Sinking Current | I <sub>CL</sub> | 0.21 | 0.7 | | А | $V_O = V_{EE} + 2.5$ | | | | High Level Supply Current | I <sub>CC2H</sub> | | 2.5 | 5 | mA | $I_O = 0 \text{ mA}$ | 6, 7, | 9 | | Low Level Supply Current | I <sub>CC2L</sub> | | 2.5 | 5 | mA | $I_O = 0 \text{ mA}$ | 23 | | | Blanking Capacitor<br>Charging Current | I <sub>CHG</sub> | 0.13 | -0.24 | -0.33 | mA | $V_{DESAT} = 2 V$ | 8, 24 | 9, 10 | | Blanking Capacitor<br>Discharge Current | I <sub>DSCHG</sub> | 10 | 30 | | mA | $V_{DESAT} = 7.0 V$ | 25 | | | DESAT Threshold | V <sub>DESAT</sub> | 6 | 6.5 | 7.5 | V | V <sub>CC2</sub> -V <sub>E</sub> >V <sub>UVLO</sub> - | 9, 27 | 9 | | UVLO Threshold | V <sub>UVLO+</sub> | 10.5 | 11.6 | 12.5 | V | V <sub>O</sub> > 5 V | | 7, 9, 11 | | | V <sub>UVLO</sub> - | 9.2 | 10.3 | 11.1 | V | V <sub>O</sub> < 5 V | | 7, 9, 12 | | UVLO Hysteresis | (V <sub>UVLO+</sub><br>- V <sub>UVLO-</sub> ) | 0.4 | 1.3 | | V | | | | | Threshold Input Current<br>Low to High | I <sub>FLH</sub> | | 2.0 | 6 | mA | $I_{O} = 0 \text{ mA}, V_{O} > 5 \text{ V}$ | | | | Threshold Input Voltage<br>High to Low | V <sub>FHL</sub> | 0.8 | | | V | | | | | Input Forward Voltage | V <sub>F</sub> | 1.2 | 1.6 | 1.95 | V | I <sub>F</sub> = 10 mA | | | | Temperature Coefficient of Input Forward Voltage | $\Delta V_F/\Delta T_A$ | | -1.3 | | mV/°C | | | | | Input Reverse Breakdown<br>Voltage | BV <sub>R</sub> | 5 | | | V | $I_R = 10 \mu A$ | | | | Input Capacitance | C <sub>IN</sub> | | 70 | | pF | $f = 1 \text{ MHz}, V_F = 0 \text{ V}$ | | | # Table 6. Switching Specifications (AC) Unless otherwise noted, all typical values at $T_A=25^{\circ}\text{C}$ , $V_{CC2}$ - $V_{EE}=30$ V, $V_E$ - $V_{EE}=0$ V; all Minimum/Maximum specifications are at Recommended Operating Conditions. | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Note | |----------------------------------------------------------------------|-----------------------------------------------|------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------| | Propagation Delay Time<br>to High Output Level | t <sub>PLH</sub> | 100 | 180 | 250 | ns | Rg = 20 $\Omega$ , Cg = 5 nF,<br>f = 10 kHz, | 1, 10,<br>11, 12, | 13, 15 | | Propagation Delay Time<br>to Low Output Level | t <sub>PHL</sub> | 100 | 180 | 250 | ns | Duty Cycle = 50%,<br>I <sub>F</sub> = 10 mA, V <sub>CC2</sub> = 30 V | 13, 26 | | | Pulse Width Distortion | PWD | -100 | 20 | 100 | ns | _ | | 14, 17 | | Propagation Delay Difference<br>Between Any Two Parts or<br>Channels | (t <sub>PHL</sub> - t <sub>PLH</sub> )<br>PDD | -150 | | 150 | ns | _ | | 17, 16 | | Rise Time | $t_R$ | | 50 | | ns | _ | | | | Fall Time | t <sub>F</sub> | | 50 | | ns | | | | | DESAT Sense to 90% VO Delay | t <sub>DESAT</sub> (90%) | | 0.15 | 0.3 | μs | $C_{DESAT} = 100 pF, R_F = 2.1 k\Omega,$<br>$R_g = 20 \Omega, C_g = 5 nF,$<br>$V_{CC2} = 30 V$ | 14, 27,<br>34 | 19 | | DESAT Sense to 10% VO Delay | t <sub>DESAT(10%)</sub> | | 1.1 | 1.5 | μs | $\begin{split} &C_{DESAT}=100 p\text{F},R_{\text{F}}{=}2.1 k\Omega,\\ &R_{g}=20\;\Omega,C_{g}=5\;\text{nF},\\ &V_{CC2}=30\;\text{V} \end{split}$ | 15, 16,<br>17, 27,<br>34 | | | DESAT Sense to Low Level<br>FAULT Signal Delay | t <sub>DESAT</sub> (FAULT) | | 0.25 | 0.5 | μs | $C_{DESAT}$ = 100 pF, $R_F$ = 2.1<br>k $\Omega$ , $C_F$ = Open, $Rg$ = 20 $\Omega$ ,<br>$Cg$ = 5 nF, $V_{CC2}$ = 30 V | 27, 34 | 18 | | | | | 0.8 | | | $C_{DESAT} = 100 \text{ pF, } R_F = 2.1 $<br>$k\Omega$ , $C_F = 1 \text{ nF, } Rg = 20 \Omega$ ,<br>$Cg = 5 \text{ nF, } V_{CC2} = 30 \text{ V}$ | | | | DESAT Sense to DESAT<br>Low Propagation Delay | t <sub>DESAT(LOW)</sub> | | 0.25 | | μs | $\begin{aligned} &C_{DESAT} = 100pF, R_{F} = 2.1 \\ &k\Omega, R_{g} = 20 \; \Omega, C_{g} = 5 \; nF, \\ &V_{CC2} = 30 \; V \end{aligned}$ | 27, 34 | 19 | | DESAT Input Mute | t <sub>DESAT(MUTE)</sub> | 5 | | | μs | | 34 | 20 | | RESET to High Level FAULT<br>Signal Delay | t <sub>RESET</sub> (FAULT) | 0.3 | 1 | 2.0 | μs | $C_{DESAT} = 100 pF,$ $R_F = 2.1 \text{ k}\Omega,$ $Rg = 20 \Omega, Cg = 5 nF,$ $V_{CC1} = 5.5V, V_{CC2} = 30 \text{ V}$ | | | | | | 0.8 | 1.5 | 2.5 | μs | $C_{DESAT} = 100 pF,$<br>$R_F = 2.1 \text{ k}\Omega,$<br>$Rg = 20 \Omega, Cg = 5 nF,$<br>$V_{CC1} = 3.3 V, V_{CC2} = 30 V$ | | | | Output High Level Common<br>Mode Transient Immunity | CM <sub>H</sub> | 15 | 25 | | kV/μs | $T_A = 25$ °C, $I_F = 10$ mA<br>$V_{CM} = 1500$ V, $V_{CC2} = 30$ V,<br>$R_F = 2.1$ k $\Omega$ , $C_F = 15$ pF | 28, 29,<br>30, 31 | 21 | | | | 50 | 60 | | | $T_A = 25$ °C, $I_F = 10$ mA<br>$V_{CM} = 1500$ V, $V_{CC2} = 30$ V,<br>$R_F = 2.1$ k $\Omega$ , $C_F = 1$ nF | | 21, 26 | | Output Low Level Common<br>Mode Transient Immunity | CM <sub>L</sub> | 15 | 25 | | kV/μs | $T_A = 25$ °C, $V_F = 0$ V<br>$V_{CM} = 1500$ V, $V_{CC2} = 30$ V,<br>$R_F = 2.1$ k $\Omega$ , $C_F = 15$ pF | 28, 29,<br>30, 31 | 22 | | | | 50 | 60 | | | $T_A = 25$ °C, $V_F = 0$ V<br>$V_{CM} = 1500$ V, $V_{CC2} = 30$ V,<br>$R_F = 2.1$ k $\Omega$ , $C_F = 1$ nF | | | ### **Table 7. Package Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Note | |-----------------------------------------------|--------------------|------|-------------------|------|-----------|----------------------------------------|------|--------| | Input-Output Momentary<br>Withstand Voltage | V <sub>ISO</sub> | 5000 | | | $V_{rms}$ | RH < 50%, t = 1 min.,<br>$T_A = 25$ °C | | 24, 25 | | Input-Output Resistance | R <sub>I-O</sub> | | > 10 <sup>9</sup> | | Ω | V <sub>I-O</sub> = 500 V | | 25 | | Input-Output Capacitance | C <sub>I-O</sub> | | 1.3 | | pF | freq=1 MHz | | | | Output IC-to-Pins 9 &10<br>Thermal Resistance | θ <sub>09-10</sub> | | 30 | | °C/W | T <sub>A</sub> = 25°C | | | #### Notes: - 1. Derate linearly above 70°C free air temperature at a rate of 0.3 mA/°C. - 2. In order to achieve the absolute maximum power dissipation specified, pins 4, 9, and 10 require ground plane connections and may require airflow. See the Thermal Model section in the application notes at the end of this data sheet for details on how to estimate junction temperature and power dissipation. In most cases the absolute maximum output IC junction temperature is the limiting factor. The actual power dissipation achievable will depend on the application environment (PCB Layout, air flow, part placement, etc.). See the Recommended PCB Layout section in the application notes for layout considerations. Output IC power dissipation is derated linearly at 10 mW/°C above 90°C. Input IC power dissipation does not require derating. - 3. Maximum pulse width = 10 μs. This value is intended to allow for component tolerances for designs with IO peak minimum = 1.0 A. Derate linearly from 2.0 A at +25°C to 1.5 A at +105°C. This compensates for increased IOPEAK due to changes in VOL over temperature. - 4. This supply is optional. Required only when negative gate drive is implemented. - 5. Maximum pulse width = 50 μs. - 6. See the Slow IGBT Gate Discharge During Fault Condition section in the applications notes at the end of this data sheet for further details. - 7. 15 V is the recommended minimum operating positive supply voltage (V<sub>CC2</sub> V<sub>E</sub>) to ensure adequate margin in excess of the maximum V<sub>UVLO+</sub> threshold of 12.5 V. For High Level Output Voltage testing, V<sub>OH</sub> is measured with a dc load current. When driving capacitive loads, V<sub>OH</sub> will approach V<sub>CC</sub> as I<sub>OH</sub> approaches zero units. - 8. Maximum pulse width = 1.0 ms. - 9. Once V<sub>O</sub> of the ACPL-331J is allowed to go high (V<sub>CC2</sub> V<sub>E</sub> > V<sub>UVLO+</sub>), the DESAT detection feature of the ACPL-331J will be the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once V<sub>CC2</sub> is increased from 0V to above V<sub>UVLO+</sub>, DESAT will remain functional until V<sub>CC2</sub> is decreased below V<sub>UVLO-</sub>. Thus, the DESAT detection and UVLO features of the ACPL-331J work in conjunction to ensure constant IGBT protection. - 10. See the DESAT fault detection blanking time section in the applications notes at the end of this data sheet for further details. - 11. This is the "increasing" (i.e. turn-on or "positive going" direction) of $V_{CC2}$ $V_F$ - 12. This is the "decreasing" (i.e. turn-off or "negative going" direction) of V<sub>CC2</sub> V<sub>E</sub> - 13. This load condition approximates the gate load of a 1200 V/75A IGBT. - 14. Pulse Width Distortion (PWD) is defined as |tpHL tpLH| for any given unit. - 15. As measured from I<sub>F</sub> to V<sub>O</sub>. - 16. The difference between t<sub>PHL</sub> and t<sub>PLH</sub> between any two ACPL-331J parts under the same test conditions. - 17. As measured from ANODE, CATHODE of LED to $V_{OUT}$ - 18. This is the amount of time from when the DESAT threshold is exceeded, until the FAULT output goes low. - 19. This is the amount of time the DESAT threshold must be exceeded before VOUT begins to go low, and the FAULT output to go low. This is supply voltage dependent. - 20. Auto Reset: This is the amount of time when VOUT will be asserted low after DESAT threshold is exceeded. See the Description of Operation (Auto Reset) topic in the application information section. - 21. Common mode transient immunity in the high state is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to assure that the output will remain in the high state (i.e., $V_O > 15$ V or FAULT > 2 V). - 22. Common mode transient immunity in the low state is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to assure that the output will remain in a low state (i.e., $V_O < 1.0 \text{ V}$ or FAULT < 0.8 V). - 23. To clamp the output voltage at $V_{CC}$ 3 $_{VBE}$ , a pull-down resistor between the output and $V_{EE}$ is recommended to sink a static current of 650 $\mu$ A while the output is high. See the Output Pull-Down Resistor section in the application notes at the end of this data sheet if an output pull-down resistor is not used. - 24. In accordance with UL 1577, each optocoupler is proof tested by applying an insulation test voltage ≥ 6000 Vrms for 1 second. This test is performed before the 100% production test for partial discharge (method b) shown in IEC/EN/DIN EN 60747-5-5 Insulation Characteristic Table. - 25. This is a two-terminal measurement: pins 1-8 are shorted together and pins 9-16 are shorted together. - 26. Split resistors network with a ratio of 1:1 is needed at input LED1. See Figure 31. Figure 1. Timing Curve Figure 2. V<sub>OH</sub> vs. temperature Figure 4. V<sub>OH</sub> vs. IOH Figure 3. V<sub>OL</sub> vs. temperature Figure 5. $V_{0L}$ vs. $I_{0L}$ Figure 6. I<sub>CC2</sub> vs. temperature Figure 8. I<sub>CHG</sub> vs. temperature Figure 10. Propagation delay vs. temperature Figure 7. I<sub>CC2</sub> vs. V<sub>CC2</sub> Figure 9. DESAT threshold vs. temperature Figure 11. Propagation delay vs. supply voltage Figure 12. Propagation delay vs. load resistance Figure 14. DESAT sense to $90\%\,V_{OUT}$ delay vs. temperature Figure 16. DESAT sense to 10% $V_{OUT}$ delay vs. load resistance Figure 13. Propagation delay vs. load capacitance Figure 15. DESAT sense to 10% $V_{OUT}$ delay vs. temperature Figure 17. DESAT sense to 10% V<sub>OUT</sub> delay vs. load capacitance Figure 18. I<sub>OH</sub> Pulsed test circuit Figure 19. $I_{OL}$ Pulsed test circuit Figure 20. V<sub>OH</sub> Pulsed test circuit Figure 21. $V_{OL}$ Pulsed test circuit Figure 22. $I_{\text{CC2H}}$ test circuit Figure 23. $I_{CC2L}$ test circuit Figure 24. I<sub>CHG</sub> Pulsed test circuit Figure 25. I<sub>DSCHG</sub> test circuit Figure 26. $t_{PLH}$ , $t_{PHL}$ , $t_{f}$ , $t_{r}$ , test circuit Figure 27. tDESAT fault test circuit Figure 28. CMR Test circuit LED2 off Figure 30. CMR Test circuit LED1 off Figure 31. CMR Test Circuit LED1 on ### **Application Information** # **Product Overview Description** The ACPL-331J is a highly integrated power control device that incorporates all the necessary components for a complete, isolated IGBT / MOSFET gate drive circuit with fault protection and feedback into one SO-16 package. Active Miller clamp function eliminates the need of negative gate drive in most application and allows the use of simple bootstrap supply for high side driver. An optically isolated power output stage drives IGBTs with power ratings of up to 100 A and 1200 V. A high speed internal optical link minimizes the propagation delays between the microcontroller and the IGBT while allowing the two systems to operate at very large common mode voltage differences that are common in industrial motor drives and other power switching applications. An output IC provides local protection for the IGBT to prevent damage during over current, and a second optical link provides a fully isolated fault status feedback signal for the microcontroller. A built in "watchdog" circuit, UVLO monitors the power stage supply voltage to prevent IGBT caused by insufficient gate drive voltages. This integrated IGBT gate driver is designed to increase the performance and reliability of a motor drive without the cost, size, and complexity of a discrete design. Two light emitting diodes and two integrated circuits housed in the same SO-16 package provide the input control circuitry, the output power stage, and two optical channels. The output Detector IC is designed manufactured on a high voltage BiCMOS/Power DMOS process. The forward optical signal path, as indicated by LED1, transmits the gate control signal. The return optical signal path, as indicated by LED2, transmits the fault status feedback signal. Under normal operation, the LED1 directly controls the IGBT gate through the isolated output detector IC, and LED2 remains off. When an IGBT fault is detected, the output detector IC immediately begins a "soft" shutdown sequence, reducing the IGBT current to zero in a controlled manner to avoid potential IGBT damage from inductive over voltages. Simultaneously, this fault status is transmitted back to the input via LED2, where the fault latch disables the gate control input and the active low fault output alerts the microcontroller. During power-up, the Under Voltage Lockout (UVLO) feature prevents the application of insufficient gate voltage to the IGBT, by forcing the ACPL-331J's output low. Once the output is in the high state, the DESAT ( $V_{CE}$ ) detection feature of the ACPL-331J provides IGBT protection. Thus, UVLO and DESAT work in conjunction to provide constant IGBT protection. Figure 32. Block Diagram of ACPL-331J # **Recommended Application Circuit** The ACPL-331J has an LED input gate control, and an open collector fault output suitable for wired 'OR' applications. The recommended application circuit shown in Figure 33 illustrates a typical gate drive implementation using the ACPL-331J. The following describes about driving IGBT. However, it is also applicable to MOSFET. Depending upon the MOSFET or IGBT gate threshold requirements, designers may want to adjust the VCC supply voltage (Recommended $V_{CC} = 17.5V$ for IGBT and 12.5V for MOSFET). The two supply bypass capacitors (0.1 µF) provide the large transient currents necessary during a switching transition. Because of the transient nature of the charging currents, a low current (5mA) power supply suffices. The desaturation diode D<sub>DESAT</sub> 600V/1200V fast recovery type, t<sub>rr</sub> below 75ns (e.g. ERA34-10) and capacitor C<sub>BLANK</sub> are necessary external components for the fault detection circuitry. The gate resistor R<sub>G</sub> serves to limit gate charge current and controls the IGBT collector voltage rise and fall times. The open collector fault output has a passive pull-up resistor $R_F$ (2.1 k $\Omega$ ) and a 1000 pF filtering capacitor, $C_F$ . A 47 k $\Omega$ pull down resistor R<sub>PULL-DOWN</sub> on V<sub>OUT</sub> provides a predictable high level output voltage (V<sub>OH</sub>). In this application, the IGBT gate driver will shut down when a fault is detected and fault reset by next cycle of IGBT turn on. Application notes are mentioned at the end of this datasheet. Figure 33. Recommended application circuit (Single Supply) with desaturation detection and active Miller Clamp #### **Description of Operation** # **Normal Operation** During normal operation, $V_{OUT}$ of the ACPL-331J is controlled by input LED current $I_F$ (pins 5, 6, 7 and 8), with the IGBT collector-to-emitter voltage being monitored through DESAT. The FAULT output is high. See Figure 34. #### **Fault Condition** The DESAT pin monitors the IGBT Vce voltage. When the voltage on the DESAT pin exceeds 6.5 V while the IGBT is on, VOUT is slowly brought low in order to "softly" turn-off the IGBT and prevent large di/dt induced voltages. Also Figure 34. Fault Timing diagram activated is an internal feedback channel which brings the FAULT output low for the purpose of notifying the micro-controller of the fault condition. #### **Fault Reset** Once fault is detected, the output will be muted for 5 $\mu$ s (minimum). All input LED signals will be ignored during the mute period to allow the driver to completely soft shut-down the IGBT. The fault mechanism can be reset by the next LED turn-on after the 5us (minimum) mute time. See Figure 34. Figure 34. Fault Timing diagram ### **Output Control** The outputs ( $V_{OUT}$ and FAULT) of the ACPL-331J are controlled by the combination of $I_F$ , UVLO and a detected IGBT Desat condition. Once UVLO is not active ( $V_{CC2} - V_E > V_{UVLO}$ ), $V_{OUT}$ is allowed to go high, and the DESAT (pin 14) detection feature of the ACPL-331J will be the primary source of IGBT protection. Once $V_{CC2}$ is increased from 0V to above $V_{UVLO+}$ , DESAT will remain functional until $V_{CC2}$ is decreased below $V_{UVLO-}$ . Thus, the DESAT detection and UVLO features of the ACPL-331J work in conjunction to ensure constant IGBT protection. #### **Desaturation Detection and High Current Protection** The ACPL-331J satisfies these criteria by combining a high speed, high output current driver, high voltage optical isolation between the input and output, local IGBT desaturation detection and shut down, and an optically isolated fault status feedback signal into a single 16-pin surface mount package. The fault detection method, which is adopted in the ACPL-331J is to monitor the saturation (collector) voltage of the IGBT and to trigger a local fault shutdown sequence if the collector voltage exceeds a predetermined threshold. A small gate discharge device slowly reduces the high short circuit IGBT current to prevent damaging voltage spikes. Before the dissipated energy can reach destructive levels, the IGBT is shut off. During the off state of the IGBT, the fault detect circuitry is simply disabled to prevent false 'fault' signals. The alternative protection scheme of measuring IGBT current to prevent desaturation is effective if the short circuit capability of the power device is known, but this method will fail if the gate drive voltage decreases enough to only partially turn on the IGBT. By directly measuring the collector voltage, the ACPL-331J limits the power dissipation in the IGBT even with insufficient gate drive voltage. Another more subtle advantage of the desaturation detection method is that power dissipation in the IGBT is monitored, while the current sense method relies on a preset current threshold to predict the safe limit of operation. Therefore, an overly conservative over current threshold is not needed to protect the IGBT. # **Slow IGBT Gate Discharge during Fault Condition** When a desaturation fault is detected, a weak pull-down device in the ACPL-331J output drive stage will turn on to 'softly' turn off the IGBT. This device slowly discharges the IGBT gate to prevent fast changes in drain current that could cause damaging voltage spikes due to lead and wire inductance. During the slow turn off, the large output pull-down device remains off until the output voltage falls below $V_{EE} + 2$ Volts, at which time the large pull down device clamps the IGBT gate to $V_{EE}$ . # **DESAT Fault Detection Blanking Time** The DESAT fault detection circuitry must remain disabled for a short time period following the turn-on of the IGBT to allow the collector voltage to fall below the DESAT threshold. This time period, called the DESAT blanking time is controlled by the internal DESAT charge current, the DESAT voltage threshold, and the external DESAT capacitor. The nominal blanking time is calculated in terms of external capacitance ( $C_{BLANK}$ ), FAULT threshold voltage ( $V_{DESAT}$ ), and DESAT charge current ( $I_{CHG}$ ) as $t_{BLANK} = C_{BLANK} \times V_{DESAT}$ / $I_{CHG}$ . The nominal blanking time with the recommended 100pF capacitor is 100pF \* 6.5 V / 240 $\mu A = 2.7 \ \mu sec$ . The capacitance value can be scaled slightly to adjust the blanking time, though a value smaller than 100 pF is not recommended. This nominal blanking time represents the longest time it will take for the ACPL-331J to respond to a DESAT fault condition. If the IGBT is turned on while the collector and emitter are shorted to the supply rails (switching into a short), the soft shut-down sequence will begin after approximately 3 µsec. If the IGBT collector and emitter are shorted to the supply rails after the IGBT is already on, the response time will be much quicker due to the parasitic parallel capacitance of the DESAT diode. The recommended 100pF capacitor should provide adequate blanking as well as fault response times for most applications. | IF | UVLO(V <sub>CC2</sub> -V <sub>E</sub> ) | DESAT Function | Pin 3 (FAULT) Output | V <sub>OUT</sub> | |-----|-----------------------------------------|---------------------------|----------------------|------------------| | ON | Active | Not Active | High | Low | | ON | Not Active | Active (with DESAT fault) | Low (FAULT) | Low | | ON | Not Active | Active (no DESAT fault) | High (or no fault) | High | | OFF | Active | Not Active | High | Low | | OFF | Not Active | Not Active | High | Low | ## **Under Voltage Lockout** The ACPL-331J Under Voltage Lockout (UVLO) feature is designed to prevent the application of insufficient gate voltage to the IGBT by forcing the ACPL-331J output low during power-up. IGBTs typically require gate voltages of 15 V to achieve their rated V<sub>CE(ON)</sub> voltage. At gate voltages below 13 V typically, the V<sub>CE(ON)</sub> voltage increases dramatically, especially at higher currents. At very low gate voltages (below 10 V), the IGBT may operate in the linear region and quickly overheat. The UVLO function causes the output to be clamped whenever insufficient operating supply (V<sub>CC2</sub>) is applied. Once V<sub>CC2</sub> exceeds V<sub>UVLO+</sub> (the positive-going UVLO threshold), the UVLO clamp is released to allow the device output to turn on in response to input signals. As V<sub>CC2</sub> is increased from 0 V (at some level below V<sub>UVLO+</sub>), first the DESAT protection circuitry becomes active. As V<sub>CC2</sub> is further increased (above V<sub>UVLO+</sub>), the UVLO clamp is released. Before the time the UVLO clamp is released, the DESAT protection is already active. Therefore, the UVLO and DESAT Fault detection feature work together to provide seamless protection regardless of supply voltage (V<sub>CC2</sub>). ## **Active Miller Clamp** A Miller clamp allows the control of the Miller current during a high dV/dt situation and can eliminate the use of a negative supply voltage in most of the applications. During turn-off, the gate voltage is monitored and the clamp output is activated when gate voltage goes below 2V (relative to $V_{EE}$ ). The clamp voltage is $V_{OL}+2.5V$ typ for a Miller current up to 1100mA. The clamp is disabled when the LED input is triggered again. #### **Other Recommended Components** The application circuit in Figure 33 includes an output pull-down resistor, a DESAT pin protection resistor, a FAULT pin capacitor, and a FAULT pin pullup resistor and Active Miller Clamp connection. #### **Output Pull-Down Resistor** During the output high transition, the output voltage rapidly rises to within 3 diode drops of $V_{CC2}$ . If the output current then drops to zero due to a capacitive load, the output voltage will slowly rise from roughly $V_{CC2}$ -3( $V_{BE}$ ) to $V_{CC2}$ within a period of several microseconds. To limit the output voltage to $V_{CC2}$ -3( $V_{BE}$ ), a pull-down resistor, $R_{PULL-DOWN}$ between the output and $V_{EE}$ is recommended to sink a static current of several 650 $\mu$ A while the output is high. Pull-down resistor values are dependent on the amount of positive supply and can be adjusted according to the formula, $R_{pull-down} = [V_{CC2}$ -3 \* ( $V_{BE}$ )] / 650 $\mu$ A. Figure 35. Output pull-down resistor. #### **DESAT Pin Protection Resistor** The freewheeling of flyback diodes connected across the IGBTs can have large instantaneous forward voltage transients which greatly exceed the nominal forward voltage of the diode. This may result in a large negative voltage spike on the DESAT pin which will draw substantial current out of the driver if protection is not used. To limit this current to levels that will not damage the driver IC, a 100 ohm resistor should be inserted in series with the DESAT diode. The added resistance will not alter the DESAT threshold or the DESAT blanking time. Figure 36. DESAT pin protection. # **Capacitor on FAULT Pin for High CMR** Rapid common mode transients can affect the fault pin voltage while the fault output is in the high state. A 1000 pF capacitor should be connected between the fault pin and ground to achieve adequate CMOS noise margins at the specified CMR value of 50 kV/ $\mu$ s. # **Pull-up Resistor on FAULT Pin** The FAULT pin is an open collector output and therefore requires a pull-up resistor to provide a high-level signal. Also the FAULT output can be wire 'OR'ed together with other types of protection (e.g. over-temperature, over-voltage, over-current) to alert the microcontroller. ## Other Possible Application Circuit (Output Stage) Figure 37. IGBT drive with negative gate drive, external booster and desaturation detection (V<sub>CLAMP</sub> should be connected to V<sub>EE</sub> when it is not used) V<sub>CLAMP</sub> is used as secondary gate discharge path. \* indicates component required for negative gate drive topology Figure 38. Large IGBT drive with negative gate drive, external booster. VCIAMP control secondary discharge path for higher power application. #### **Thermal Model** The ACPL-331J is designed to dissipate the majority of the heat through pins 1, 4, 5 & 8 for the input IC and pins 9 & 12 for the output IC. (There are two $V_{EE}$ pins on the output side, pins 9 and 12, for this purpose.) Heat flow through other pins or through the package directly into ambient are considered negligible and not modeled here. In order to achieve the power dissipation specified in the absolute maximum specification, it is imperative that pins 5, 9, and 12 have ground planes connected to them. As long as the maximum power specification is not exceeded, the only other limitation to the amount of power one can dissipate is the absolute maximum junction temperature specification of 125°C. The junction temperatures can be calculated with the following equations: $$\begin{split} T_{ji} &= P_i \left( \theta_{i5} + \theta_{5A} \right) + T_A \\ T_{io} &= Po \left( \theta_{o9,12} + \theta_{9,12A} \right) + T_A \end{split}$$ where $P_i$ = power into input IC and $P_o$ = power into output IC. Since $\theta_{5A}$ and $\theta_{9,12A}$ are dependent on PCB layout and airflow, their exact number may not be available. Therefore, a more accurate method of calculating the junction temperature is with the following equations: $$T_{ji} = P_i \; \theta_{i5} + T_{P5}$$ $$T_{jo} = P_o \theta_{o9,12} + T_{P9,12}$$ These equations, however, require that the pin 5 and pins 9, 12 temperatures be measured with a thermal couple on the pin at the ACPL-331J package edge. If the calculated junction temperatures for the thermal model in Figure 39 is higher than 125°C, the pin temperature for pins 9 and 12 should be measured (at the package edge) under worst case operating environment for a more accurate estimate of the junction temperatures. Figure 39. ACPL-331J Thermal Model $T_{ji} = junction$ temperature of input side IC $T_{jo} = junction$ temperature of output side IC T<sub>P5</sub> = pin 5 temperature at package edge $T_{P9,12} = pin 9$ and 12 temperature at package edge $\theta_{15}$ = input side IC to pin 5 thermal resistance $\theta_{o9,12} =$ output side IC to pin 9 and 12 thermal resistance $\theta_{5\text{A}} = \text{pin 5 to ambient thermal resistance}$ $\theta_{9,12A}$ = pin 9 and 12 to ambient thermal resistance \*The $\theta_{5A}$ and $\theta_{9,12A}$ values shown here are for PCB layouts with reasonable air flow. This value may increase or decrease by a factor of 2 depending on PCB layout and/or airflow. #### **Related Application Notes** AN5314 - Active Miller Clamp AN5324 - Desaturation Fault Detection AN5315 - "Soft" Turn-off Feature AN1043 - Common-Mode Noise: Sources and Solutions AN02-0310EN - Plastics Optocoupler Product ESD and Moisture Sensitivity AVAGO