# Plastic Medium-Power Complementary Silicon Transistors

Plastic medium-power complementary silicon transistors are designed for general-purpose amplifier and low-speed switching applications.

# **Features**

- High DC Current Gain  $h_{FE} = 2500$  (Typ) @  $I_C = 4.0$  Adc
- Collector–Emitter Sustaining Voltage @ 100 mAdc –
   V<sub>CEO(sus)</sub> = 60 Vdc (Min) 2N6040, 2N6043
   = 100 Vdc (Min) 2N6042, 2N6045
- Low Collector–Emitter Saturation Voltage –

 $V_{CE(sat)} = 2.0 \text{ Vdc (Max)} \otimes I_C = 4.0 \text{ Adc} - 2\text{N}6043,44$ = 2.0 Vdc (Max) @  $I_C = 3.0 \text{ Adc} - 2\text{N}6042, 2\text{N}6045$ 

- Monolithic Construction with Built-In Base-Emitter Shunt Resistors
- Epoxy Meets UL 94 V-0 @ 0.125 in
- ESD Ratings: Human Body Model, 3B > 8000 V Machine Model, C > 400 V
- These Devices are Pb-Free and are RoHS Compliant\*

# MAXIMUM RATINGS (Note 1)

| -,                                | Value                                                                        | Unit                                                                                                                                                          |
|-----------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CEO</sub>                  | 60<br>100                                                                    | Vdc                                                                                                                                                           |
| V <sub>CB</sub>                   | 60<br>100                                                                    | Vdc                                                                                                                                                           |
| V <sub>EB</sub>                   | 5.0                                                                          | Vdc                                                                                                                                                           |
| I <sub>C</sub>                    | 8.0<br>16                                                                    | Adc                                                                                                                                                           |
| Ι <sub>Β</sub>                    | 120                                                                          | mAdc                                                                                                                                                          |
| P <sub>D</sub>                    | 75<br>0.60                                                                   | W<br>W/°C                                                                                                                                                     |
| T <sub>J</sub> , T <sub>stg</sub> | -65 to +150                                                                  | °C                                                                                                                                                            |
|                                   | V <sub>CB</sub> V <sub>EB</sub> I <sub>C</sub> I <sub>B</sub> P <sub>D</sub> | V <sub>CEO</sub> 60<br>100<br>V <sub>CB</sub> 60<br>100<br>V <sub>EB</sub> 5.0<br>I <sub>C</sub> 8.0<br>16<br>I <sub>B</sub> 120<br>P <sub>D</sub> 75<br>0.60 |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



ON Semiconductor®

www.onsemi.com

# DARLINGTON, 8 AMPERES COMPLEMENTARY SILICON POWER TRANSISTORS 60 – 100 VOLTS, 75 WATTS



TO-220 CASE 221A STYLE 1

# **MARKING DIAGRAM**



2N604x = Device Code

x = 0, 2, 3, or 5

A = Assembly Location

Y = Year WW = Work Week G = Pb-Free Package

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

<sup>1.</sup> Indicates JEDEC Registered Data.

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# THERMAL CHARACTERISTICS

| Characteristic                          | Symbol            | Max  | Unit |
|-----------------------------------------|-------------------|------|------|
| Thermal Resistance, Junction-to-Case    | θJC               | 1.67 | °C/W |
| Thermal Resistance, Junction-to-Ambient | $\theta_{\sf JA}$ | 57   | °C/W |

# \*ELECTRICAL CHARACTERISTICS ( $T_C = 25^{\circ}C$ unless otherwise noted)

| Characteristic                                                                                                                                                                                        | Symbol                                                                                 | Min                   | Max                 | Unit                          |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------|---------------------|-------------------------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                                   |                                                                                        |                       | •                   |                               |      |
| Collector–Emitter Sustaining Voltage (I <sub>C</sub> = 100 mAdc, I <sub>B</sub> = 0)                                                                                                                  | 2N6040, 2N6043<br>2N6042, 2N6045                                                       | V <sub>CEO(sus)</sub> | 60<br>100           | _<br>_                        | Vdc  |
| Collector Cutoff Current<br>$(V_{CE} = 60 \text{ Vdc}, I_B = 0)$<br>$(V_{CE} = 100 \text{ Vdc}, I_B = 0)$                                                                                             | 2N6040, 2N6043<br>2N6042, 2N6045                                                       | I <sub>CEO</sub>      | _<br>_              | 20<br>20                      | μΑ   |
|                                                                                                                                                                                                       | 2N6040, 2N6043<br>2N6042, 2N6045<br>2N6040, 2N6043<br>2N6041, 2N6044<br>2N6042, 2N6045 | I <sub>CEX</sub>      | -<br>-<br>-<br>-    | 20<br>20<br>200<br>200<br>200 | μΑ   |
| Collector Cutoff Current<br>$(V_{CB} = 60 \text{ Vdc}, I_{E} = 0)$<br>$(V_{CB} = 100 \text{ Vdc}, I_{E} = 0)$                                                                                         | 2N6040, 2N6043<br>2N6042, 2N6045                                                       | I <sub>CBO</sub>      |                     | 20<br>20                      | μΑ   |
| Emitter Cutoff Current ( $V_{BE} = 5.0 \text{ Vdc}$ , $I_{C} = 0$ )                                                                                                                                   |                                                                                        | I <sub>EBO</sub>      | _                   | 2.0                           | mAdc |
| ON CHARACTERISTICS                                                                                                                                                                                    |                                                                                        |                       |                     |                               |      |
| DC Current Gain                                                                                                                                                                                       | 2N6040, 2N6043,<br>2N6042, 2N6045<br>All Types                                         | h <sub>FE</sub>       | 1000<br>1000<br>100 | 20.000<br>20,000<br>–         | -    |
| Collector–Emitter Saturation Voltage ( $I_C = 4.0 \text{ Adc}$ , $I_B = 16 \text{ mAdc}$ ) ( $I_C = 3.0 \text{ Adc}$ , $I_B = 12 \text{ mAdc}$ ) ( $I_C = 8.0 \text{ Adc}$ , $I_B = 80 \text{ Adc}$ ) | 2N6040, 2N6043,<br>2N6042, 2N6045<br>All Types                                         | V <sub>CE(sat)</sub>  | -<br>-<br>-         | 2.0<br>2.0<br>4.0             | Vdc  |
| Base–Emitter Saturation Voltage (I <sub>C</sub> = 8.0 Adc, I <sub>B</sub> = 80 mAdc)                                                                                                                  |                                                                                        | V <sub>BE(sat)</sub>  | -                   | 4.5                           | Vdc  |
| Base–Emitter On Voltage (I <sub>C</sub> = 4.0 Adc, V <sub>CE</sub> = 4.0 Vdc)                                                                                                                         |                                                                                        | V <sub>BE(on)</sub>   | _                   | 2.8                           | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                               |                                                                                        |                       |                     |                               |      |
| Small Signal Current Gain ( $I_C = 3.0$ Adc, $V_{CE} = 4.0$ Vdc, $f = 1.0$ MHz                                                                                                                        | z)                                                                                     | h <sub>fe</sub>       | 4.0                 | _                             |      |
| Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 0.1 MHz)                                                                                                                     | 2N6040/2N6042<br>2N6043/2N6045                                                         | C <sub>ob</sub>       | -                   | 300<br>200                    | pF   |
| Small–Signal Current Gain (I <sub>C</sub> = 3.0 Adc, V <sub>CE</sub> = 4.0 Vdc, f = 1.0 kHz)                                                                                                          |                                                                                        |                       | 300                 | _                             | _    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
\*Indicates JEDEC Registered Data.



Figure 1. Power Derating



Figure 2. Switching Times Equivalent Circuit

Figure 3. Switching Times



Figure 4. Thermal Response



Figure 5. Active-Region Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 5 is based on  $T_{J(pk)} = 150^{\circ}C$ ;  $T_C$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} < 150^{\circ}C$ .  $T_{J(pk)}$  may be calculated from the data in Figure 4. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 6. Small-Signal Current Gain



Figure 7. Capacitance



Figure 8. DC Current Gain





Figure 9. Collector Saturation Region





Figure 10. "On" Voltages

# **ORDERING INFORMATION**

| Device  | Package             | Shipping        |
|---------|---------------------|-----------------|
| 2N6040G | TO-220<br>(Pb-Free) | 50 Units / Rail |
| 2N6042G | TO-220<br>(Pb-Free) | 50 Units / Rail |
| 2N6043G | TO-220<br>(Pb-Free) | 50 Units / Rail |
| 2N6045G | TO-220<br>(Pb-Free) | 50 Units / Rail |

### PACKAGE DIMENSIONS

TO-220 CASE 221A-09 **ISSUE AH** 





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
- DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE

|     | INCHES |       | MILLIN | IETERS |
|-----|--------|-------|--------|--------|
| DIM | MIN    | MAX   | MIN    | MAX    |
| Α   | 0.570  | 0.620 | 14.48  | 15.75  |
| В   | 0.380  | 0.415 | 9.66   | 10.53  |
| С   | 0.160  | 0.190 | 4.07   | 4.83   |
| D   | 0.025  | 0.038 | 0.64   | 0.96   |
| F   | 0.142  | 0.161 | 3.61   | 4.09   |
| G   | 0.095  | 0.105 | 2.42   | 2.66   |
| Н   | 0.110  | 0.161 | 2.80   | 4.10   |
| J   | 0.014  | 0.024 | 0.36   | 0.61   |
| K   | 0.500  | 0.562 | 12.70  | 14.27  |
| L   | 0.045  | 0.060 | 1.15   | 1.52   |
| N   | 0.190  | 0.210 | 4.83   | 5.33   |
| Q   | 0.100  | 0.120 | 2.54   | 3.04   |
| R   | 0.080  | 0.110 | 2.04   | 2.79   |
| S   | 0.045  | 0.055 | 1.15   | 1.39   |
| T   | 0.235  | 0.255 | 5.97   | 6.47   |
| U   | 0.000  | 0.050 | 0.00   | 1.27   |
| ٧   | 0.045  |       | 1.15   |        |
| Z   |        | 0.080 |        | 2.04   |

STYLE 1:

BASE PIN 1.

COLLECTOR

**EMITTER** 3

COLLECTOR

ON Semiconductor and the 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any licensee under its patent rights of others. SCILLC products are not designed, intended, or other applications in systems in systems intended for surprised for use as components in systems instanced for surprised in systems in systems. or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative